• Skip to primary navigation
  • Skip to content

PSyLab

Digital, Mixed-signal and Integrated Power Circuits and Architectures
  • Home
  • Research
  • Publications
  • People
  • Chip Gallery
  • Positions

Next-Generation Clocking Architectures

December 22, 2023 by Sarah Miller

Computationally locked PLLs


Computational Locking employs ideas of runtime gradient descent to “solve” for PLL lock, dramatically improving lock-time

Multi-core server processors, heterogeneous mobile SoCs, and an increasing number of IoT applications can experience significant power and performance benefits from PLL lock-time reduction during wakeup (cold-start) and re-lock. Existing PLLs feature lock-times of approximately 100 REFCLK cycles: for relock. Fast lock-techniques have been proposed but they assume no temperature variation, require prior knowledge of PVT gain or incur significant steady-state performance degradation. In this project, we proposed, and successfully demonstrated a technique that performs runtime computation of accurate phase-frequency PLL equations to robustly achieve phase-lock 8x more rapidly than traditional all-Digital PLL (ADPLL) architectures. To further support Computational Lock, we also developed a novel wide dynamic-range, high resolution and fast resolving TDC architecture. Computational Lock does not impact steady-state PLL operation and can be applied to a broad range of ADPLLs. We demonstrate the proposed technique on a 1-2 GHz ADPLL intended for system clocking applications in 65nm CMOS.

More details can be found in our VLSI Symposium Paper.

Filed Under: Featured, Next-Generation Clocking Architectures, Research, Runtime Control and Optimization

December 17, 2023 by Sarah Miller

Buck Converter UniCAP

Unified Clock and Power (UniCaP) combines the traditionally disparate clock and power sub-systems into a single control structure to enable unprecedented regulation capabilities, and the ability to virtually eliminate droop and temperature related supply-margins

Integrated Voltage Regulation (IVR) using buck converters enables efficient, fine-grained supply-voltage control in modern SoC domains. However, existing IVR implementations face several challenges. As voltage domains continue to shrink, reduced per-domain decoupling capacitance requires rapid IVR transient response, leading to unfavorable efficiency and supply droop margin trade-offs. Additionally, digital domains exhibit a wide load current (Iload) range, requiring capabilities for autonomous transition between Continuous Conduction Mode (CCM) and Discontinuous Conduction Mode (DCM). All-digital IVR solutions are particularly desirable for ease of integration in SoCs.

Several techniques have been proposed to address these IVR challenges, including adaptive clocking techniques that maintain timing-slack by injecting load-domain supply (Vdd) noise into Phase-locked Loops (PLLs) to modulate the clock period (Tclk). However, benefits observed using these techniques are limited by Vdd-delay sensitivity mismatch between critical paths and the PLL oscillator, and by the undesirable phase tracking mechanism of conventional PLLs. Importantly, existing adaptive clocking techniques are unable to completely restore cycles lost or gained during Vdd transients, a highly desirable feature for inter-domain data communication and real-time applications.

This project has resulted in a unified clock and power (UniCaP) architecture that exploits joint supply-voltage and phase/frequency control to aggressively reduce dissipative Vdd margins arising from supply-noise and temperature variation. In addition, UniCaP enables complete recovery of any cycles gained or lost during supply noise events.

Preliminary results on our research in this area were presented at ISSCC 2018.

Filed Under: Energy-Efficient Computing, Featured, Next-Generation Clocking Architectures, Research

December 17, 2023 by Sarah Miller

Quasi-Resonant Clocking

Quasi-Resonant Clocking (QRC) exploits run-time control to generate trapezoidal-shaped resonant clocks

Clock power remains a substantial contributor to power dissipation, from ultra-low power to high-performance systems. Recently, resonant clocking has been shown to achieve power reduction in clock distribution networks. However, the limited voltage-frequency (VF) scalability of resonant clocking implementations remains a key drawback. Continued aggressive use of DVFS will require efficient resonant clocking across the increasingly wider operating range of the system. In this paper, we present a test-chip implementing Quasi-Resonant Clocking (QRC), the first-ever voltage-scalable, frequency-independent and DVFS enabled resonant clock architecture. The test-chip achieves a 32%-47% clock power reduction over a 0.7V-1.2V supply-voltage range.

More details can be found in our ISSCC paper.

Filed Under: Featured, Next-Generation Clocking Architectures, Research

  • Research
  • Publications
  • People
  • Chip Gallery
  • Positions

Copyright © 2025 · Executive Pro on Genesis Framework · WordPress · Log in